完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chu, Slo-Li | |
dc.contributor.author | Huang, Tsung-Chuan | |
dc.date.accessioned | 2009-06-02T08:39:09Z | |
dc.date.accessioned | 2020-07-05T06:33:45Z | - |
dc.date.available | 2009-06-02T08:39:09Z | |
dc.date.available | 2020-07-05T06:33:45Z | - |
dc.date.issued | 2006-06-30T01:53:42Z | |
dc.date.submitted | 2003-12-19 | |
dc.identifier.uri | http://dspace.fcu.edu.tw/handle/2376/1920 | - |
dc.description.abstract | Continuous improvements in semiconductor fabrication density are supporting new classes of System-on-a-Chip (SoC) architectures that combine extensive processing logic/processor with high-density memory. Such architectures are generally called Processor-in-Memory or Intelligent Memory and can support high-performance computing by reducing the performance gap between the processor and the memory. This architecture comb ines various processors in a single system. These processors are characterized by their computation and memory -access capabilities. Therefore, a novel strategy must be developed to identify their capabilities and dispatch the most appropriate jobs to them in order to exploit them fully. Accordingly, this study presents an automatic source-to-source parallelizing system, called SAGE, to exploit the advantages of Processor- in-Memory architectures. Unlike conventional iteration-based parallelizing systems, SAGE adopts statement-based analyzing approaches. This study addresses the one-host and one-memory processor configuration. The strategy of the SAGE system, in which the original program is decomposed into blocks and a feasible execution schedule is produced for the host and memory processors, is investigated as well. The experimental results for real benchmarks are also discussed. | |
dc.description.sponsorship | 逢甲大學,台中市 | |
dc.format.extent | 11P. | |
dc.format.extent | 102071 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 中華民國92年全國計算機會議 | |
dc.subject | Processor-in-Memory | |
dc.subject | statement analysis | |
dc.subject | SAGE | |
dc.subject | SoC. | |
dc.subject.other | 其他領域 | |
dc.title | Exploiting Application Parallelism for Processor-in-Memory Architecture | |
分類: | 2003年 NCS 全國計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
OT_1022003305.pdf | 99.68 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。