題名: | Design and Analysis of Pipelined Discrete Wavelet Transform Architectures |
作者: | Sung, Tze Yun Shieh, Yaw Shih Lin, Kuo Jen Chiu, Cheui Lu |
關鍵字: | DWT direct cascading form VLSI pipelined architecture design trade-off JPEG-2000 |
期刊名/會議名稱: | 2005 NCS會議 |
摘要: | This paper investigates the trade-offs between area, power and throughput (clock cycles) of several implementations of the discrete wavelet transform (DWT) using direct form in various sampling rates and pipelined architectures. The results of four different architectures synthesized, simulated and emulated on FPGA (Xilinx-XC2V6000). It is shown that the pipelined architectures provide the best area, power consumption, and throughput trade-offs under sampling rate, hardware utilization, and hardware. These high-efficiency architectures are comprised of a transform module, an address sequencer, and a RAM module. The transform modules have uniform and regular structure, simple control flow, and local communication. According to the architecture with 2-samples per clock cycle, the power consumption of the architectures with 4- and 8-samples per clock cycle reduce power by 33%, but the hardware requirements are increased by 33%, 167% and 400%, respectively. The throughputs of the architectures with 4-, 8- and 16-samples per clock cycle are improved by 100%, 300%, 700%, respectively. These four proposed architectures are very suitable for VLSI implementation of new-generation image compression systems, such as JPEG-2000. |
日期: | 2006-10-12 |
分類: | 2005年 NCS 全國計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ncs002006000102.pdf | 175.9 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。