題名: | A New Approach for Improving Ported Java JIT Compilers for Embedded Systems |
作者: | Huang, Shuai-Wei Chen, Yu-Sheng Yang, Wuu Hsu, Wei-Chung Shann, Jean Jyh-Jiun |
關鍵字: | , peephole optimization JIT compiler embedded systems pattern matching peephole optimizer |
期刊名/會議名稱: | 2008 ICS會議 |
摘要: | When a Java JIT compiler is ported to a new hardware platform, it usually cannot take full advantage of the special features of the new platform unless it undergoes thorough and massive optimizing. We propose a new approach to improve the code generator in a ported Java JIT compiler. A static code analyzer is used to automatically discover frequently-occurring patterns in the generated code that are suitable for peephole optimizations. Then the patterns are incorporated in the JIT compiler by modifying instruction selection rules and code emitters. The approach of automatically discovering patterns is feasible because (1) there does exist patterns in the code generated by most compilers and (2) a peephole optimizer requires only quite simple patterns, which can be discovered easily. Our target platform is the Andes architecture, which features several novel hardware facilities. The result of our experiment shows the approach is quite promising. |
日期: | 2009-01-19T07:41:20Z |
分類: | 2008年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002008000042.pdf | 120.59 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。