題名: | Instruction Decoder Implemented with Balsa for an Asynchronous Pipelined 8051 compatible Microcontroller |
作者: | Chen, Chang-Jiu Cheng, Wei-Min Wang, Tuan-Chieh Chang, Yuan-Teng Tsai, Hung-Yue |
關鍵字: | Asynchronous circuit 8051 Balsa Instruction decoder FPGA |
期刊名/會議名稱: | 2008 ICS會議 |
摘要: | The 8051 is one of the most widely used microcontrollers today especially on many simple embedded systems. Traditionally, digital systems are implemented with synchronous circuits. Because of synchronous circuit nature, a global distributed clock signal is needed. However, the global distributed clock may cause some problems, such as harder and harder clock distribution, worse-case performance, sensitive to variations in voltage and temperature, more power consumption, and higher EMI. These problems can be easily overcome by asynchronous circuits. It is widely known that the 8051 processor is the most popular 8-bit microcontroller; however, because of its CISC nature, the instruction decoder is not very easy to implement, especially for asynchronous circuits. In this paper, we propose a new instruction fetcher and decoder model for an asynchronous pipelined 8051 microcontroller. The proposed design is modeled with a CSP-based asynchronous HDL called Balsa HDL and synthesized into Xilinx netlist with the Balsa synthesis tool. In addition, the performance will be estimated with several different design configurations. |
日期: | 2009-02-09T02:41:56Z |
分類: | 2008年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002008000046.pdf | 218.02 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。