完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Yun-Lung
dc.contributor.authorJou, Jer Min
dc.contributor.authorChen, Yen-Yu
dc.contributor.authorWu, Sih-Sian
dc.date.accessioned2009-06-02T07:07:22Z
dc.date.accessioned2020-05-25T06:47:55Z-
dc.date.available2009-06-02T07:07:22Z
dc.date.available2020-05-25T06:47:55Z-
dc.date.issued2009-02-10T07:16:23Z
dc.date.submitted2009-01
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/11155-
dc.description.abstractA new fast centralized arbiter, which is a modular design and easy for hardware implementation, is proposed. We had derived the state diagram of the arbiter as well as its truth tables and Karnaugh maps, and had designed a set of optimal Boolean functions and the corresponding circuit for the arbiter. This new arbiter is fair for any input combinations and faster than all previous arbiters we knew. Using Synopsys design tools with TSMC 0.18μm technology, the design results have shown that our arbiter has 22.8% improvement of execution time and 39.1% of cost (area) reduction compared with the existing fastest arbiter, SA [7]. Because of this small arbiter’s the high-performance, it is extremely useful for the realizations of NoC routers, MPSoC arbitration, and ultra-high-speed switches. This new arbiter is being applied for a patent of the ROC (application No.: 0971xxxxx).
dc.description.sponsorship淡江大學,台北縣
dc.format.extent6p.
dc.relation.ispartofseries2008 ICS會議
dc.subjectArbiter
dc.subjectOptimal
dc.subjectBoolean functions
dc.subject.otherComputer Architecture
dc.titleA Optimal Arbiter Design for NoC
分類:2008年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002008000051.pdf271 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。