完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wang, Chua-Chin | |
dc.contributor.author | Tseng, Yih-Long | |
dc.contributor.author | Chen, Chi-Wen | |
dc.date.accessioned | 2009-08-23T04:47:19Z | |
dc.date.accessioned | 2020-05-29T06:16:18Z | - |
dc.date.available | 2009-08-23T04:47:19Z | |
dc.date.available | 2020-05-29T06:16:18Z | - |
dc.date.issued | 2006-10-13T09:37:14Z | |
dc.date.submitted | 2001-12-20 | |
dc.identifier.uri | http://dspace.fcu.edu.tw/handle/2377/1254 | - |
dc.description.abstract | The rapidly improved performance of latest CPUs introduces higher clock rates for peripheral devices. Moreover, DDR(double data rate)has been one of the most important methods to increase the throughput of a system, e.g., SDRAM. The edges of the reference clock, thus, become deadly important to these high-speed and high-clock applications. In this paper, we present a pulse generator circuit to generate pulses corresponding to the rise edge and fall edge of a given clock, respectively, without any phase shift and delay. These pulse trains can be used to synchronize the peripherals. The noise rejection is also proved when the given clock is coupled with a 10\% noise. The proposed circuit can be applied to other clock rates beyond 133 MHz as long as the sizes of the delay elements are properly tuned. | |
dc.description.sponsorship | 中國文化大學,台北市 | |
dc.format.extent | 10p. | |
dc.format.extent | 286882 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 2001 NCS會議 | |
dc.subject | synchronous devices | |
dc.subject | DDR | |
dc.subject | clock generation | |
dc.subject | phase shift | |
dc.subject | delay cancellation | |
dc.subject | double data rate | |
dc.subject.other | General AI | |
dc.title | Robust Reference Clock Generator Design for DDR Synchronous Devices | |
分類: | 2001年 NCS 全國計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ncs002001000043.pdf | 280.16 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。