完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Chang-Jiu
dc.contributor.authorShiu, Chih-Chiang
dc.contributor.authorWu, Men-Shu
dc.date.accessioned2009-08-23T04:41:05Z
dc.date.accessioned2020-05-25T06:44:34Z-
dc.date.available2009-08-23T04:41:05Z
dc.date.available2020-05-25T06:44:34Z-
dc.date.issued2006-10-16T01:50:27Z
dc.date.submitted2002-12-18
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/1349-
dc.description.abstractAsynchronous processors have become a new aspect of modern computer architecture research in these years. An asynchronous processor is by no means synchronized by global clock. However, it employs communication protocols doing synchronization instead. Basically, in contrast with synchronous processors, asynchronous processors possess certain advantages while definitely encounter new challenges. Therefore, we were interested in asynchronous processor, and we desired to design it thus. In this paper we design an asynchronous processor based on the MIPS R2000 instruction set architecture. Specifically, we accomplish the design of an asynchronous processor named Asynchronous MIPS (AMIPS), and it is implemented by SystemC. The SystemC is a hardware description language like Verilog, which contains C++ object-oriented features in it. Finally, we check the AMIPS by each and almost every instruction, and also test it by several programs coded by us. All of the results of these checks and tests match the expected functionality.
dc.description.sponsorship東華大學,花蓮縣
dc.format.extent25p.
dc.format.extent145832 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries2002 ICS會議
dc.subjectasynchronous circuit
dc.subjectasynchronous processor
dc.subjectAMIPS
dc.subject.otherComputer Systems
dc.titleThe Design of Asynchronous Processor
分類:2002年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002002000037.PDF142.41 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。