完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | WANG, GUO-CHIUAN | |
dc.contributor.author | TSAI, MING-CHIEH | |
dc.date.accessioned | 2009-06-02T06:39:28Z | |
dc.date.accessioned | 2020-05-25T06:41:11Z | - |
dc.date.available | 2009-06-02T06:39:28Z | |
dc.date.available | 2020-05-25T06:41:11Z | - |
dc.date.issued | 2006-10-18T07:46:42Z | |
dc.date.submitted | 2004-11-15 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/1852 | - |
dc.description.abstract | Image scaling is important in conversion between different formats such as VGA, NTSC and HDTV. As an application, we consider a scan formats, such as a VGA mode into 720p as a target signal format. In this paper proposes the design of a scan converter based on propose adaptive cubic convolution (ACC), which was modeled in verilog and implemented with an FPGA chip. The algorithm (ACC) exhibits of information loss when compared with the traditional interpolation algorithms, particularly in the edge regions. To realize the chip of this design, we use verilog, Xilinx tool and Synopsys library to design and simulate. We use FPGA(XC2V 1000 0.18μm CMOS process) to implement it. The gate count is 825,186. The operating clock rate is 25MHz, 50MHz and 75 MHz, with embedded memory requirement of 16kB. | |
dc.description.sponsorship | 大同大學,台北市 | |
dc.format.extent | 6p. | |
dc.format.extent | 699382 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 2004 ICS會議 | |
dc.subject | adaptive cubic convolution (ACC) | |
dc.subject.other | Miscellaneous | |
dc.title | The FPGA Design of the Scan Conversion for Multimedia | |
分類: | 2004年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002004000221.pdf | 682.99 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。