完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wang, Chua-Chin | |
dc.contributor.author | Lee, Po-Ming | |
dc.contributor.author | Huang, Chenn-Jung | |
dc.contributor.author | Lee, Rong-Chin | |
dc.date.accessioned | 2009-06-02T06:21:50Z | |
dc.date.accessioned | 2020-05-25T06:37:29Z | - |
dc.date.available | 2009-06-02T06:21:50Z | |
dc.date.available | 2020-05-25T06:37:29Z | - |
dc.date.issued | 2006-10-27T03:05:23Z | |
dc.date.submitted | 2000-12-08 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/2657 | - |
dc.description.abstract | By modifying the so-called all-N-transistor (ANT) design, several small but novel cells are proposed which can rapidly compute the required generate and propagate function, respectively. We utilize these cells to design a 8-bit tree-structured carry look ahead adder (CLA). The 8-bit CLA not only possesses few transistor count, but also occupies small area size. Moreover, the post-layout simulation results given by TimeMill show that the clock used in this 8-bit CLA can run up to 1.25GHz The proposed architecture is also easy to be expanded for long data additions. | |
dc.description.sponsorship | 中正大學,嘉義縣 | |
dc.format.extent | 7p. | |
dc.format.extent | 396216 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 2000 ICS會議 | |
dc.subject | tree-structured CLA | |
dc.subject | 0 cell | |
dc.subject | all-N-transistor | |
dc.subject | ANT | |
dc.subject.other | Processor Design | |
dc.title | A 1.25 GHz 8-bit Tree-Structured Carry Lookahead Adder | |
分類: | 2000年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002000000069.pdf | 386.93 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。