完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chiang, Kuen-Cheng | |
dc.contributor.author | Shiu, R-Ming | |
dc.contributor.author | Shann, Jyh-Jiun | |
dc.date.accessioned | 2009-06-02T06:19:56Z | |
dc.date.accessioned | 2020-05-25T06:39:08Z | - |
dc.date.available | 2009-06-02T06:19:56Z | |
dc.date.available | 2020-05-25T06:39:08Z | - |
dc.date.issued | 2006-10-27T03:12:22Z | |
dc.date.submitted | 2000-12-08 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/2658 | - |
dc.description.abstract | For x86 compatible processors, the proportion and latencies of memory accesses are relatively high thus impact the performance of these processors severely. In this paper, we propose a semantic-based load/store scheduling to alleviate these limitations. In x86 architecture, most of the local variables and parameters of a function are stored in stack memory. We find that the addresses of stack accessing operations will be the same if the displacements of these instructions are the same. Therefore, we may track the dependencies and forwarding paths between the stack accessing operations according to the displacement values of the operations. From our simulation results, the speed up of semantic-based load/store scheduling alone can achieve 1.47 compared with the strategy of load bypassing stores with forwarding. While combing this scheduling with selective address/dependency prediction, it can achieve the speed up of 1.70 | |
dc.description.sponsorship | 中正大學,嘉義縣 | |
dc.format.extent | 7p. | |
dc.format.extent | 290561 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 2000 ICS會議 | |
dc.subject.other | Processor Design | |
dc.title | Semantic-Based Load/Store Scheduling for X86 Superscalar Microprocessor | |
分類: | 2000年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002000000070.pdf | 283.75 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。