完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Shih-Hsu
dc.contributor.authorHsiao, Hsu-Ming
dc.date.accessioned2009-06-02T06:22:08Z
dc.date.accessioned2020-05-25T06:37:48Z-
dc.date.available2009-06-02T06:22:08Z
dc.date.available2020-05-25T06:37:48Z-
dc.date.issued2006-10-27T05:59:37Z
dc.date.submitted2000-12-08
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/2677-
dc.description.abstractLow power is a significant concern for the today’s ASIC designs. To shorten the design time, it is very important to correctly supply the design environment all the power related information that is necessary. However, the interconnect capacitance estimation is a difficult task during the synthesis stage due to the lack of place and route information. In this paper, we will present an interconnect-driven design methodology. To minimize the iterations between synthesis and layout, the proposed approach is distinctive in that it constructs physical hierarchy during the synthesis stage. Our optimization goal is to minimize the power dissipation of the chip, especially when the system is at the standby mode. Experimental data shows that this design methodology achieved very good results.
dc.description.sponsorship中正大學,嘉義縣
dc.format.extent7p.
dc.format.extent164342 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries2000 ICS會議
dc.subject.otherAdvanced System
dc.titleAn Interconnect-Driven Low Power Design Methodology
分類:2000年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002000000077.pdf160.49 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。