完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Liu, Wen-Jun | |
dc.contributor.author | Chen, Chang-Jiu | |
dc.date.accessioned | 2009-06-02T07:23:07Z | |
dc.date.accessioned | 2020-05-29T06:17:51Z | - |
dc.date.available | 2009-06-02T07:23:07Z | |
dc.date.available | 2020-05-29T06:17:51Z | - |
dc.date.issued | 2006-10-30T01:17:25Z | |
dc.date.submitted | 1999-12-20 | |
dc.identifier.uri | http://dspace.fcu.edu.tw/handle/2377/2799 | - |
dc.description.abstract | Memory system design is one of the most challenging aspects of comput erarchitecture. One of the important challenges in memory system design is the problem of continually lengthening load latency. This paper proposes three methods to eliminate load latency: FAC-like scheme eliminates one cycle of load latency, LTAPB scheme reduces two cycles, and Hybrid scheme combines above two methods benefit from their advantages. We adopt an execution-driven simulator and apply spec95 benchmarks to simulate the results. | |
dc.description.sponsorship | 淡江大學, 台北縣 | |
dc.format.extent | 9p. | |
dc.format.extent | 642011 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 1999 NCS會議 | |
dc.subject | Instruction Latency | |
dc.subject | Fast Address Caculation | |
dc.subject | Pipeline | |
dc.subject.other | Microarchitecture | |
dc.title | Improvement for Reducing Latency of Load Instructions | |
分類: | 1999年 NCS 全國計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ncs001999000064.pdf | 626.96 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。