完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChi, Chen
dc.contributor.authorHuang, Shih-Hsu
dc.date.accessioned2009-06-02T07:20:24Z
dc.date.accessioned2020-05-29T06:18:45Z-
dc.date.available2009-06-02T07:20:24Z
dc.date.available2020-05-29T06:18:45Z-
dc.date.issued2006-10-30T01:35:32Z
dc.date.submitted1999-12-20
dc.identifier.urihttp://dspace.fcu.edu.tw/handle/2377/2849-
dc.description.abstractIn deep sub-micron ear, an ASIC chip may contain millions of gates and have the requirements of low power and high performance. The ability to construct multiple clock trees effectively is very important. After conducting many clock tree synthesis experiments, which explore various configuration of clock tree structures and layouts, a guidance for clock tree synthesis is generated. By applying this guidance, the clock tree design procedure is simplified and the design time is shortened. This methodology has been used to implement clock trees on the chips designed in the Computer and Communications Research Laboratories. Our experience shows that for single clock trees the intra-clock skew is confined within 0.1ns in one design pass for 0.35u CMOS technology chips. For multiple clock trees, which are originated from the same clock source, the inter-clock skew may also be controlled easily. This design methodology is proven to be an effective method to implement clock trees on ASIC chips.
dc.description.sponsorship淡江大學, 台北縣
dc.format.extent8p.
dc.format.extent517061 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries1999 NCS會議
dc.subjectClock Tree Design
dc.subjectClock Tree Structure
dc.subjectClock Skew Minimization
dc.subjectClock Tree Synthesis
dc.subjectASIC Design
dc.subject.otherHardware
dc.titleA Practical Clock Tree Synthesis Flow
分類:1999年 NCS 全國計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ncs001999000074.pdf504.94 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。