完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wang, L. | |
dc.contributor.author | Yang, Ted C. | |
dc.date.accessioned | 2009-08-23T04:39:27Z | |
dc.date.accessioned | 2020-05-25T06:25:48Z | - |
dc.date.available | 2009-08-23T04:39:27Z | |
dc.date.available | 2020-05-25T06:25:48Z | - |
dc.date.issued | 2006-10-30T01:40:24Z | |
dc.date.submitted | 1996-12-19 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/2866 | - |
dc.description.abstract | Following the advances in semiconductor technology and computer architecture, we can expect that the functional units on a single chip can grow to tens in the future. By considering the trend in microprocessor design, we propose a new type of parallel architecture which combines the features of both ILP and SIMD machines for instruction level parallelism and loop level parallelism, respectively. In order to verify the efficiency of the parallel architecture, we have built an analytical model to explore architecture performance with parallelism ranging from different architecture features. The analytical results show that the inclusion of SIMD type execution can improve the execution of vector loops and gain a speedup of 1.6 over traditional ILP machine. When the execution parallel architecture can still gain speedups in the range of 1.023 to 1.567 depending on ratio variations of vector codes. | |
dc.description.sponsorship | 中山大學,高雄市 | |
dc.format.extent | 8p. | |
dc.format.extent | 985464 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 1996 ICS會議 | |
dc.subject.other | Microarchitecture and Parallelizing Compiler | |
dc.title | On the Design and Modeling of a Homogeneous VLIW Architecture | |
分類: | 1996年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics001996000211.pdf | 962.37 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。