完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Molin
dc.contributor.authorYih, Shuih-Jong
dc.contributor.authorFeng, Wu-Shiung
dc.date.accessioned2009-08-23T04:39:18Z
dc.date.accessioned2020-05-25T06:25:12Z-
dc.date.available2009-08-23T04:39:18Z
dc.date.available2020-05-25T06:25:12Z-
dc.date.issued2006-10-31T09:12:20Z
dc.date.submitted1996-12-19
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/2939-
dc.description.abstractA switch-level timing simulator has the advantage of fast speed and good adaptability for VLSI circuit, but it can not offer more accurate transient waveform information. A new approach for delay estimation is presented which is achieved by two equations:dominant delay equation and error delay equation. Both are derived by surface fitting to approximate the surface that is measured from the actual delay behavior of a CMOS gate.
dc.description.sponsorship中山大學,高雄市
dc.format.extent7p.
dc.format.extent533833 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries1996 ICS會議
dc.subject.otherVLSI and CAD
dc.titleEstimation of Delay Due to Overshoot Efficient for CMOS Gates in Binary-Tree Timing Simulation
分類:1996年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics001996000230.pdf521.32 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。