完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Molin | |
dc.contributor.author | Yih, Shuih-Jong | |
dc.contributor.author | Feng, Wu-Shiung | |
dc.date.accessioned | 2009-08-23T04:39:18Z | |
dc.date.accessioned | 2020-05-25T06:25:12Z | - |
dc.date.available | 2009-08-23T04:39:18Z | |
dc.date.available | 2020-05-25T06:25:12Z | - |
dc.date.issued | 2006-10-31T09:12:20Z | |
dc.date.submitted | 1996-12-19 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/2939 | - |
dc.description.abstract | A switch-level timing simulator has the advantage of fast speed and good adaptability for VLSI circuit, but it can not offer more accurate transient waveform information. A new approach for delay estimation is presented which is achieved by two equations:dominant delay equation and error delay equation. Both are derived by surface fitting to approximate the surface that is measured from the actual delay behavior of a CMOS gate. | |
dc.description.sponsorship | 中山大學,高雄市 | |
dc.format.extent | 7p. | |
dc.format.extent | 533833 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 1996 ICS會議 | |
dc.subject.other | VLSI and CAD | |
dc.title | Estimation of Delay Due to Overshoot Efficient for CMOS Gates in Binary-Tree Timing Simulation | |
分類: | 1996年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics001996000230.pdf | 521.32 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。