完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Maa, Yeong-Chang | |
dc.contributor.author | Yen, Mao-Hs | |
dc.contributor.author | Wang, Yu-Tang | |
dc.date.accessioned | 2011-01-26T01:03:18Z | |
dc.date.accessioned | 2020-05-18T03:10:39Z | - |
dc.date.available | 2011-01-26T01:03:18Z | |
dc.date.available | 2020-05-18T03:10:39Z | - |
dc.date.issued | 2011-01-26T01:03:18Z | |
dc.date.submitted | 2011-01-10 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/29962 | - |
dc.description.abstract | With the never ending quest for high performance and cost/power efficient processor design in recent years, how to provide performance on adequate hardware and power budgets has become an important issue. In this paper, we review and evaluate several variable length history branch predictors for high performance processors and propose a modified branch predictor, f-TAGE, to improve critical path delay for highly accurate TAGE (TAgged GEometric history length) branch predictor f-TAGE applies Priority Multiplexer to reduce multi-level gate delays. We analyze and empirically study our proposed scheme along with variable length history prediction schemes, including the Fast Path-Based Neural Branch Predictor (FPB), Piecewise Linear Branch Predictor (PLB) and TAGE as well as Optimized GEometric History Length branch predictor (O-GEHL) with respect to critical path delay, branch prediction accuracy and hardware overhead. It is shown that f-TAGE reduces critical path delay and preserves prediction accuracy at the cost of modest hardware overhead. From our evaluation, the proposed scheme can lower TAGE critical path delay by up to 21% at little hardware overhead. | |
dc.description.sponsorship | National Cheng Kung University,Tainan | |
dc.format.extent | 8p. | |
dc.relation.ispartofseries | 2010 ICS會議 | |
dc.subject | f-TAGE | |
dc.subject | critical path delay | |
dc.subject | branch prediction | |
dc.subject | variable length history predictor | |
dc.subject | processor architecture | |
dc.subject.other | Computer Architecture, SoC, and Embedded Systems | |
dc.title | Evaluating and Improving Variable Length History Branch Predictors | |
分類: | 2010年 ICS 國際計算機會議(如需查看全文,請連結至IEEE Xplore網站) |
文件中的檔案:
沒有與此文件相關的檔案。
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。