完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Zheng, Shi-Qun | |
dc.contributor.author | Lin, Ing-Chao | |
dc.date.accessioned | 2011-01-26T01:04:32Z | |
dc.date.accessioned | 2020-05-18T03:10:39Z | - |
dc.date.available | 2011-01-26T01:04:32Z | |
dc.date.available | 2020-05-18T03:10:39Z | - |
dc.date.issued | 2011-01-26T01:04:32Z | |
dc.date.submitted | 2011-01-10 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/29964 | - |
dc.description.abstract | System-on-Chip architectures have traditionally relied upon bus-based interconnect for their communication needs. The increasing bus frequencies and load on the bus calls for focus on reliability issues in such bus-based systems. As technology advances and transistor geometry shrinks, both single-bit and multi-bit error rate increase significantly. The scant research on mulit-bit errors calls for more attention about them. In this paper, we compare the consequences of a single-bit and multi-bit error and provide a detail analysis of a multi-bit error on the bus system during the course of different transactions. Such transaction based analysis helps us to develop an effective prediction methodology to predict the effect of a multi-bit error on any application running on a bus based architecture. We demonstrate that our transaction based prediction scheme works with an average accuracy of 88% over all the benchmarks when compared with the actual simulation results | |
dc.description.sponsorship | National Cheng Kung University,Tainan | |
dc.format.extent | 6p. | |
dc.relation.ispartofseries | 2010 ICS會議 | |
dc.subject.other | Computer Architecture, SoC, and Embedded Systems | |
dc.title | Transaction-level Error Susceptibility for Bus-based System-on-Chip: From Single-bit to Multi-bit | |
分類: | 2010年 ICS 國際計算機會議(如需查看全文,請連結至IEEE Xplore網站) |
文件中的檔案:
沒有與此文件相關的檔案。
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。