題名: | Design of an Asynchronous Ring Bus Architecture for Multi-Core Systems |
作者: | Yang, Kai-ming Lei, Kin-fong Chiu, Jih-ching |
關鍵字: | component; Asynchronous Communication Asynchronous Ring Bus Multi-Core Communication |
期刊名/會議名稱: | 2010 ICS會議 |
摘要: | In the multi-core systems, the data transfer between cores becomes a major challenge. An asynchronous ring bus, which is 33 bit width, adopting dual-rail single-track data protocol is proposed in this paper. Owning to asynchronous circuits design, there are different transfer times in different hop counts. For providing higher throughput, multiple cores which are able to access the bus simultaneously make a direct connection between each other. In bus arbitration, distribution arbiter is adopted the right to use the bus and solve the collision. Finally, the system performance in different arbitration strategies has been estimated in TSMC 0.18μm process in this paper. The transfer time of the shortest distance is 1.5 ns approximately, and the longest distance first has a better performance in different arbitration strategies. |
日期: | 2011-01-26T01:04:46Z |
分類: | 2010年 ICS 國際計算機會議(如需查看全文,請連結至IEEE Xplore網站) |
文件中的檔案:
沒有與此文件相關的檔案。
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。