題名: | On-line Reconfigurable Cache for Low Power Embedded Systems |
作者: | Liao, Yu-Tien Jr Duh, Dyi-Rong Jr |
關鍵字: | Cache reconfigurable cache embedded systems power consumption benchmark |
期刊名/會議名稱: | NCS 2009 |
摘要: | Modern embedded systems execute a small set of applications or even a single one repeatedly. Specializing cache configurations to a particular application is well-known to have great benefits on performance and power. To reduce the searching for optimal cache configuration, a most-case optimal cache configuration searching algorithm was proposed which greatly reduces the time and power in searching. However, the fact that the behavior of an application varies from phase to phase has been shown in recent years. Tuning cache configuration to fit a target application in different phases gives a further improvement in power consumption. This work presents a mechanism which determines the optimal configurations in different phases during an execution process. By dividing an execution process into small time intervals and applying corresponding local optimal cache configuration for each interval on L1 instruction cache, this work shows that over 4.751% energy saving is obtained compared with whole application be divided into 64 intervals. On average 6.626% power reduction is achieved compared to a benchmark with its respective global optimal cache configuration. |
日期: | 2011-03-24T23:39:48Z |
分類: | 2009年 NCS 全國計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
CEV 6-3.pdf | 170.3 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。