完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Hao-Sheng
dc.contributor.authorShiu, Fang-Yu
dc.contributor.authorChan, Yi-Chao
dc.contributor.authorChen, Tien-Fu
dc.date.accessioned2009-08-23T04:43:31Z
dc.date.accessioned2020-05-25T06:53:00Z-
dc.date.available2009-08-23T04:43:31Z
dc.date.available2020-05-25T06:53:00Z-
dc.date.issued2007-01-25T06:17:31Z
dc.date.submitted2006-12-04
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/3454-
dc.description.abstractThis paper proposes a simultaneous multi- threading RISC processor with non-blocking load/store. Many applications exhibit multi-tasking characteristics, such as parallel data operations in video and audio codec. But traditional RISC processor can not take advantage of this inherent parallelism. Instead, multithreading technique enables more than one instruction string to be active in the CPU. Its ability to share hardware resource and hide memory latency would improve performance and efficiency. While multithreading processor is good at multi-processing, it has the limit on issue- bandwidth and throughput. In this paper, we design a 4-way, 2-issue SMT RISC processor to improve that with low design complexity and low area increment incurred. Besides, we also provide non-blocking load/store to hide memory latency. Finally, the clock rate of SMT RISC processor can reach of 210MHz.
dc.description.sponsorship元智大學,中壢市
dc.format.extent6p.
dc.format.extent3865171 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries2006 ICS會議
dc.subjectHelper RISC
dc.subjectnon-blocking load/store
dc.subjectSMT
dc.subjectSimultaneous Multi-Threading
dc.subject.otherComputer Architecture
dc.subject.otherVLSI
dc.subject.otherEmbedded Systems Processor Architecture
dc.titleSimultaneous Multithreading RISC Processor with Non-blocking Load/Store
分類:2006年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002006000004.pdf3.77 MBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。