完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, I-Wei
dc.contributor.authorTein, Bin-Hua
dc.contributor.authorChung-Ping Chung
dc.date.accessioned2009-08-23T04:43:29Z
dc.date.accessioned2020-05-25T06:52:49Z-
dc.date.available2009-08-23T04:43:29Z
dc.date.available2020-05-25T06:52:49Z-
dc.date.issued2007-01-25T06:47:21Z
dc.date.submitted2006-12-04
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/3465-
dc.description.abstractRecently, several loop buffer designs have been proposed to reduce instruction fetch power due to size and location advantage of loop buffer. Nevertheless, on design complexity dictates most loop buffer designs to store only innermost loops without forward branch or instructions within innermost loops before a forward branch. While program modeling shows that typical programs can best be represented with a simple loop model, many of them contain forward branches and subroutines in their innermost loops. Hence, existing designs lead to limitation in reduction of instruction fetch power. We propose a simple and effective way to cope with this complexity: since using BTB is a norm in most designs, if we add an extra bit in BTB, indicating if the loop buffer stores the fall-through or target trace after a within-the-innermost-loop forward branch, then much of the complexity can be avoided. The subroutine including no loop is also handled by using similar way. Results with MiBench indicate that up to 14.61% of further reduction in instruction fetch power compared with the design without forward branch and subroutine handling.
dc.description.sponsorship元智大學,中壢市
dc.format.extent6p.
dc.format.extent3794404 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries2006 ICS會議
dc.subject.otherPower-Aware Architecture Synthesis
dc.titleInstruction Fetch Power Reduction Using Forward-Branch and Subroutine Bufferable Innermost Loop Buffer
分類:2006年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002006000015.pdf3.71 MBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。