完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Hsin-Chuan | |
dc.date.accessioned | 2009-08-23T04:43:10Z | |
dc.date.accessioned | 2020-05-25T06:51:38Z | - |
dc.date.available | 2009-08-23T04:43:10Z | |
dc.date.available | 2020-05-25T06:51:38Z | - |
dc.date.issued | 2007-01-26T01:41:42Z | |
dc.date.submitted | 2006-12-04 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/3486 | - |
dc.description.abstract | MRU (most recently used) cache is one of the set-associative caches that emphasize implementation of associativity higher than two. However, the access time is increased because the MRU information must be fetched before accessing the sequential MRU cache. In this paper, focusing on the sequential MRU cache with sub-block placement, we propose an MRU cache scheme that separates the valid bits from data memory and uses these valid bits to decide to reduce the unnecessary access number of memory banks. By this approach, the probability of the front hits is thus increased, and it significantly helps in improving the average access time of the sequential MRU cache without valid-bit pre-decision search especially for large associativity and small sub-block size. | |
dc.description.sponsorship | 元智大學,中壢市 | |
dc.format.extent | 5p. | |
dc.format.extent | 3799135 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 2006 ICS會議 | |
dc.subject.other | Memory Hierarchy System Design | |
dc.title | A High Performance Sequential MRU Cache Using Valid-Bit Pre-Decision Search Algorithm | |
分類: | 2006年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002006000036.pdf | 3.71 MB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。