完整後設資料紀錄
DC 欄位語言
dc.contributor.authorShiao, Feng-Jiann
dc.contributor.authorShieh, Jong-Jiann
dc.date.accessioned2009-06-02T08:42:40Z
dc.date.accessioned2020-07-05T06:33:00Z-
dc.date.available2009-06-02T08:42:40Z
dc.date.available2020-07-05T06:33:00Z-
dc.date.issued2006-06-15T02:40:02Z
dc.date.submitted2003-12-19
dc.identifier.urihttp://dspace.fcu.edu.tw/handle/2376/1868-
dc.description.abstractIn order to enhance the computer performance, nowadays microprocessors use superscalar architecture. But the superscalar architecture is unable to enhance the performance effectively due to two reasons. One reason is the complexity design will reduce the clock frequency seriously and another reason is data dependency makes the instructions parallelism unable to break the dataflow limitation. In this paper, a speculative wakeup logic is used to exploit the instructions parallelism. In order to issue more instructions every cycle, an issue table is added to help the select logic select the suitable instructions to issue. Simulation results show the average IPC is increased by 22.5% in SPECInt and 45% in SPECfp over a conventional architecture. If the issue table is removed from our model, the IPC will reduce 6.4% in baseline and 14% in perfect configurations
dc.description.sponsorship逢甲大學,台中市
dc.format.extent7P.
dc.format.extent359524 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries中華民國92年全國計算機會議
dc.subjectissue logic
dc.subjectsuperscalar
dc.subjectissue table
dc.subjectspeculation
dc.subject.other其他領域
dc.titleIssue Logic with Issue Table
分類:2003年 NCS 全國計算機會議

文件中的檔案:
檔案 描述 大小格式 
OT_0432003252.pdf351.1 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。