完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Shiao, Feng-Jiann | |
dc.contributor.author | Shieh, Jong-Jiann | |
dc.date.accessioned | 2009-06-02T08:42:40Z | |
dc.date.accessioned | 2020-07-05T06:33:00Z | - |
dc.date.available | 2009-06-02T08:42:40Z | |
dc.date.available | 2020-07-05T06:33:00Z | - |
dc.date.issued | 2006-06-15T02:40:02Z | |
dc.date.submitted | 2003-12-19 | |
dc.identifier.uri | http://dspace.fcu.edu.tw/handle/2376/1868 | - |
dc.description.abstract | In order to enhance the computer performance, nowadays microprocessors use superscalar architecture. But the superscalar architecture is unable to enhance the performance effectively due to two reasons. One reason is the complexity design will reduce the clock frequency seriously and another reason is data dependency makes the instructions parallelism unable to break the dataflow limitation. In this paper, a speculative wakeup logic is used to exploit the instructions parallelism. In order to issue more instructions every cycle, an issue table is added to help the select logic select the suitable instructions to issue. Simulation results show the average IPC is increased by 22.5% in SPECInt and 45% in SPECfp over a conventional architecture. If the issue table is removed from our model, the IPC will reduce 6.4% in baseline and 14% in perfect configurations | |
dc.description.sponsorship | 逢甲大學,台中市 | |
dc.format.extent | 7P. | |
dc.format.extent | 359524 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 中華民國92年全國計算機會議 | |
dc.subject | issue logic | |
dc.subject | superscalar | |
dc.subject | issue table | |
dc.subject | speculation | |
dc.subject.other | 其他領域 | |
dc.title | Issue Logic with Issue Table | |
分類: | 2003年 NCS 全國計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
OT_0432003252.pdf | 351.1 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。