完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, chiou-yng
dc.date.accessioned2009-06-02T08:42:52Z
dc.date.accessioned2020-07-05T06:33:11Z-
dc.date.available2009-06-02T08:42:52Z
dc.date.available2020-07-05T06:33:11Z-
dc.date.issued2006-06-13T08:43:22Z
dc.date.submitted2003-12-18
dc.identifier.urihttp://dspace.fcu.edu.tw/handle/2376/1882-
dc.description.abstractRecently, cryptographic application based on fields GF(2m)have attracted much interest This article presents bit-parallel systolic Montgomery multipliers over GF(2m).The use of the transformation method to implement low-complexity Motgomery multipliers is proposed for all-one polynomials and trinomials .The presented multipliers have a latency m+1 clock cycles, and each cell incorporates at most one 2-input AND gate. two 2-input XOR gates and four 1-bit latches . In the multiplication in GF(2m). novel multipliers are shown to exhibit much significantly lower latency and circuit complexity than the related systolic multipliers. and are highly appropriate for VLST systems because of their regular interconnection pattern.modular structure and fully inherent parallelism.
dc.description.sponsorship逢甲大學,台中市  
dc.format.extent8P.
dc.format.extent263554 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries中華民國92年全國計算機會議
dc.subject.other網路和IPv6 
dc.titleLow-Complexity Bit-Parallel Systolic Montgomery Multipliers over GF(2m)
分類:2003年 NCS 全國計算機會議

文件中的檔案:
檔案 描述 大小格式 
IS_0122003165.pdf257.38 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。