完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYeh, Kuo-Hsien
dc.contributor.authorLiang, Yin-Zhen
dc.date.accessioned2009-06-02T08:39:41Z
dc.date.accessioned2020-07-05T06:34:26Z-
dc.date.available2009-06-02T08:39:41Z
dc.date.available2020-07-05T06:34:26Z-
dc.date.issued2006-06-09T02:50:13Z
dc.date.submitted2003-12-19
dc.identifier.urihttp://dspace.fcu.edu.tw/handle/2376/1960-
dc.description.abstractCombining AES 128-bit and SHA-1, we construct a Message Authentication Code and implement it on Altera FPGA chip. We use the math of finite-field in AES algorithm to reduce the complexity of AES module. Implementation of our architecture needs 17153 logic cell elements on an FPGA chip. The performance achieves 12.4 MHz in frequency. Moreover, the proposed design architecture does not require any memory bits.
dc.description.sponsorship逢甲大學,台中市
dc.format.extent7P.
dc.format.extent140504 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries中華民國92年全國計算機會議
dc.subjectMessage Authentication Code
dc.subjectAdvanced Encryption Standard
dc.subjectSecure Hash Algorithm
dc.subjectField Programmable Gate Array
dc.subject.other資訊安全
dc.titleDesign of Message Authentication Code with AES and SHA-1 on FPGA
分類:2003年 NCS 全國計算機會議

文件中的檔案:
檔案 描述 大小格式 
IS_0162003170.pdf137.21 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。