完整後設資料紀錄
DC 欄位語言
dc.contributor.authorMathiang, Khomkris
dc.contributor.authorChitsobhuk, Orachat
dc.date.accessioned2009-06-02T07:05:07Z
dc.date.accessioned2020-05-25T06:48:11Z-
dc.date.available2009-06-02T07:05:07Z
dc.date.available2020-05-25T06:48:11Z-
dc.date.issued2009-02-12T01:21:12Z
dc.date.submitted2009-02-11
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/11195-
dc.description.abstractIn this paper, an improved context modeling architecture of JPEG2000 implemented on FPGA is proposed. The proposed architecture is based on a pass-pipelined structure with dual memories and data multiplexer. The proposed context modeling architecture allows multiple symbol context pairs to be generated simultaneously while the pass-pipelined structure helps to reduce the processing time and the critical path delay. Moreover, the dual memories and data multiplexer are employed in order to accelerate the memory access. The proposed passpipelined architecture can process with the speed greater than 100 MHz and can generate up to 22 context-data pairs in one clock cycle.
dc.description.sponsorship淡江大學,台北縣
dc.format.extent4p.
dc.relation.ispartofseries2008 ICS會議
dc.subject.otherImage Processing
dc.titleImproved Context Modeling Architecture of JPEG2000 on FPGA
分類:2008年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002008000115.pdf251.44 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。