完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKo, Szu-Hsiung
dc.contributor.authorTu, Jih-Fu
dc.date.accessioned2009-06-02T07:04:51Z
dc.date.accessioned2020-05-25T06:47:22Z-
dc.date.available2009-06-02T07:04:51Z
dc.date.available2020-05-25T06:47:22Z-
dc.date.issued2009-02-12T09:30:54Z
dc.date.submitted2009-02-12
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/11252-
dc.description.abstractA configurable dual-core embedded system for multimedia application of System-on-Chip (SoC) was introduced in this paper, in which we described a SoC consisting of a master processor and a slave processor. The master processor is represented by the simulator of SimpleScalar. In addition, the slave processor collocates with Xtensa processor, which is able to establish excellent multimedia application than the traditional designs. This proposed architecture can be configured in multiprocessors architecture, and verified by a provided simulation program. We get benefit in cost control of arbiter restructure. The characteristics of IP reused and portable architecture are exactly corresponded to modern complicate SoC design. The main functional blocks integrated in this system includes dual cores, local memory, cache memory, shared memory, shared bus, and so forth.
dc.description.sponsorship淡江大學,台北縣
dc.format.extent6p.
dc.relation.ispartofseries2008 ICS會議
dc.subjectSimpleScalar simulation
dc.subjectconfigurable
dc.subjectinstruction set simulators
dc.subjectdual-core
dc.subject.otherArchitecture and Applications for Multi-Core Processors
dc.titleIssued a Novel Method for Multimedia Processors
分類:2008年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002008000171.pdf88.76 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。