題名: | The Design of Math Core in CPLD for the AES Application |
作者: | Jing, M.H. Chen, Y.H. Hsu, C. H. |
關鍵字: | Finite Field Multiplier VLSI FPGA MegaCore |
期刊名/會議名稱: | 2002 ICS會議 |
摘要: | In contemporary communication system design, the SoC integrates more and more IPs to perform the functions such as error correction code and cryptography. In cryptography, the AES needs much more powerful math modules with high flexibility and operational diversity to cope with the attack from outside [1]. The CPLD/FPGA is usually chosen for the purposes of simple circuit implement, functional design and testing, IP proof and system integration. The advantages of CPLD/FPGA are high efficiency, flexibility and reconfiguration. In the future, more applications will be developed on CPLD/FPGA instead of VLSI. As AES application needs more flexible transformations to design for diversity, the implementation of math IPs in finite field into programmable devices is very important. Without increasing the complexity of IPs, we propose a modified architecture of math modules for CPLD to increase the overall efficiency and keep high-speed performance [2-7]. In those modules, a multiplicative inverse is specially designed for the application on the fast and flexible system. |
日期: | 2006-10-16T01:44:01Z |
分類: | 2002年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002002000208.PDF | 254.37 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。