完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Yi-Hsuan | |
dc.contributor.author | Chen, Cheng | |
dc.date.accessioned | 2009-06-02T06:38:53Z | |
dc.date.accessioned | 2020-05-25T06:40:52Z | - |
dc.date.available | 2009-06-02T06:38:53Z | |
dc.date.available | 2020-05-25T06:40:52Z | - |
dc.date.issued | 2006-10-18T07:43:37Z | |
dc.date.submitted | 2004-12-15 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/1831 | - |
dc.description.abstract | Multiple on-chip memory modules are attractive to many DSP applications. This architectural feature supports higher memory bandwidth by executing multiple data memory accesses in parallel. However, the performance gain in this architecture strongly depends on the variable partitioning and scheduling method. In this paper, we propose an efficient rotation scheduling with parallelization (RSP), which is extended from our previous studies. RSP includes a simple mechanism to partition variables, and uses rotation scheduling and unimodular transformations to generate effective results. We also design an analytic model to analysis preliminary performances. Based on our analyses, RSP can obtain quite effective results compared with related methods. | |
dc.description.sponsorship | 大同大學,台北市 | |
dc.format.extent | 6p. | |
dc.format.extent | 300380 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 2004 ICS會議 | |
dc.subject.other | Miscellaneous | |
dc.title | An Efficient Variable Partitioning and Scheduling Algorithm for DSP with Multiple Memory Modules | |
分類: | 2004年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002004000229.pdf | 293.34 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。