完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWang, Chua-Chin
dc.contributor.authorHuang, Chenn-Jung
dc.contributor.authorLee, Po-Ming
dc.date.accessioned2009-08-23T04:40:04Z
dc.date.accessioned2020-05-25T06:23:53Z-
dc.date.available2009-08-23T04:40:04Z
dc.date.available2020-05-25T06:23:53Z-
dc.date.issued2006-10-18T08:35:42Z
dc.date.submitted1998-12-17
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/1906-
dc.description.abstractInner product calculations are often required in digital neural computing. The critical of the inner product of two binary vectors is the carry propagation delay generated from individual product terms. In this work, a hierarchical structure of ratioed compressor building blocks is proposed, and the carry propagation delay estimation of these formula is obtained, which leads a minimal delay of calculation. The theoretical derivation and Verilog simulation both indicate that the 3-2 compressor might be an ideal candidate for the basic building blocks used in digital hardware realization of the inner product computation.
dc.description.sponsorship成功大學,台南市
dc.format.extent7p.
dc.format.extent320075 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries1998 ICS會議
dc.subject.otherComputer Architecture
dc.titleA Study for Carry Propagation Delay of Digital Ratioed Compressors
分類:1998年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics001998000123.pdf312.57 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。