完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chern, Ming-Yang | |
dc.contributor.author | Dai, Chi-Mor | |
dc.date.accessioned | 2009-06-02T06:20:51Z | |
dc.date.accessioned | 2020-05-25T06:36:47Z | - |
dc.date.available | 2009-06-02T06:20:51Z | |
dc.date.available | 2020-05-25T06:36:47Z | - |
dc.date.issued | 2006-10-26T03:37:50Z | |
dc.date.submitted | 2000-12-08 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/2605 | - |
dc.description.abstract | Circle detection through the use of Hough transform is usually time-consuming. In this paper, an idea of VLSI processor design for Hough transform-based circle detection is presented. In our design, we use multiple processors to generate candidate circle center addresses in parallel, while in each processor only adder operation is needed to determine the accumulator address. To match the speed of accumulator memory updating with parallel address generation, the accumulator memory is partitioned into modules for parallel accumulator update. With the number of memory modules chosen equal to the number of processors, an interleaving scheme for partitioning the circle template table and accumulator memory is proposed. It balances the load of processors and avoids accumulator memory contention. Variations of our design are presented and analyzed. | |
dc.description.sponsorship | 中正大學,嘉義縣 | |
dc.format.extent | 8p. | |
dc.format.extent | 98578 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 2000 ICS會議 | |
dc.subject.other | Parallel Architecture | |
dc.title | ARRAY PROCESSOR WITH PARTITIONED MEMORY FOR HOUGH TRANSFORM-BASED CIRCLE DETECTION | |
分類: | 2000年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002000000056.pdf | 96.27 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。