完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chern, Ming-Yang | |
dc.date.accessioned | 2009-06-02T06:20:38Z | |
dc.date.accessioned | 2020-05-25T06:36:42Z | - |
dc.date.available | 2009-06-02T06:20:38Z | |
dc.date.available | 2020-05-25T06:36:42Z | - |
dc.date.issued | 2006-10-27T01:18:03Z | |
dc.date.submitted | 2000-12-08 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/2636 | - |
dc.description.abstract | Peak detection is needed in many computer applications. For the real-time demand and not to become a bottleneck, this process requires parallel hardware for much faster operation. In this paper, a series of VLSI array processor designs are proposed for various needs of peak detection from multi-dimensional data array. We have designed the row sequential comparator and 3-row delayed comparator to compose a basic pipelined 3 x 3 maximum filter. Based on such module, the 3 x 3 or 5 x 5 pipelined peak detector can be easily configured. The design can be extended to the three-dimensional 3 x 3 x 3 and 5 x 5 x 5 peak detection, detecting local peaks of broader range, or even the cases of higher dimension. To further raise the peak-detection speed, we also propose some array processors to extract peaks (of 3 x 3 range) in parallel, column by column. And once again, our parallel detector design can be extended to the higher dimension and to detect local peaks of broader range. | |
dc.description.sponsorship | 中正大學,嘉義縣 | |
dc.format.extent | 7p. | |
dc.format.extent | 82512 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 2000 ICS會議 | |
dc.subject.other | Parallel Architecture | |
dc.title | Design of Parallel Processors for Fast Extraction of Peaks From Multi-Dimensional Data Array | |
分類: | 2000年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002000000058.pdf | 80.58 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。