題名: Hardware-Efficient Systolic Array Implementations of Euclid's Algorithm for Inversion and Division in GF(2m)
作者: Guo, Jhy-Huei
Wang, Chin-Liang
期刊名/會議名稱: 1996 ICS會議
摘要: In this paper, four parallel-in parallel-out systolic arrays are proposed for computing inversion or division in finite fields GF(2m) based on new variants of Euclid’s algorithm with the standard basis representation. Two of these arrays involve O(m2) area-complexity and O(1) time-complexity. The other two involve O(m) area-complexity and O(m) time-complexity. They are highly regular, modular, and thus well suited to VLSI implementation. As compared to existing related systolic architectures:1) the former two and the one in [14] have the same area and time complexities, but our proposed arrays involve less hardware area; 2) the latter two with O (m) area-complexity gains a significant improvement in area complexity.
日期: 2006-10-31T09:12:11Z
分類:1996年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics001996000229.pdf753.83 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。