完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Jiang, Yung-Chuan Jr | |
dc.contributor.author | Paul, Anand Jr | |
dc.contributor.author | Wang, Jhing-Fa Jr | |
dc.date.accessioned | 2011-03-31T22:57:22Z | |
dc.date.accessioned | 2020-05-18T03:22:38Z | - |
dc.date.available | 2011-03-31T22:57:22Z | |
dc.date.available | 2020-05-18T03:22:38Z | - |
dc.date.issued | 2011-03-31T22:57:22Z | |
dc.date.submitted | 2009-11-27 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/30257 | - |
dc.description.abstract | Parallel processing techniques are increasingly found in reconfigurable computing, especially in digital signal processing (DSP) applications. In this paper, we design a parallel reconfigurable computing (PRC) architecture which consists of multiple dynamically reconfigurable computing (DRC) units. The hidden Markov model (HMM) algorithm is mapped onto the PRC architecture. First, we construct a directed acyclic graph (DAG) to represent the HMM algorithms. A novel parallel partition approach is then proposed to map the HMM DAG onto the multiple DRC units in a PRC system. This partitioning algorithm is capable of design optimization of parallel processing reconfigurable systems for a given number of processing elements in different HHM states. | |
dc.description.sponsorship | National Taipei University,Taipei | |
dc.format.extent | 10p. | |
dc.relation.ispartofseries | NCS 2009 | |
dc.subject | FPGA | |
dc.subject | parallel processors | |
dc.subject | reconfigurable processing | |
dc.subject | HMM | |
dc.subject | partitioning algorithm | |
dc.subject.other | Workshop on Parallel and Distributed Computing | |
dc.title | A New Parallel Reconfigurable Computing Architecture and Hidden Markov Model Application | |
分類: | 2009年 NCS 全國計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
03-419_ycjiang@mail.chna.edu.tw_thesis.pdf | 1.34 MB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。