完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChao-Hung Lu
dc.contributor.authorHung-Ming Chen
dc.contributor.authorChien-Nan Jimmy Liu
dc.date.accessioned2009-08-23T04:43:27Z
dc.date.accessioned2020-05-25T06:52:39Z-
dc.date.available2009-08-23T04:43:27Z
dc.date.available2020-05-25T06:52:39Z-
dc.date.issued2007-01-25T06:32:09Z
dc.date.submitted2006-12-04
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/3460-
dc.description.abstractWith technology further scaling into deep submicron era, more components can be placed onto one chip (Systemon- chip, SoC). However, the same scaling brings the design difficulties, among which signal integrity is one of the most important issues. Although flip-chip and area-array architectures have been proposed to strengthen the integrity, we still need careful planning in SoC designs. Power supply noise problem is getting worse due to serious IR-drop and simultaneous switching noise, and decoupling capacitance (decap) insertion is commonly applied to alleviate the noise. There exist some approaches to addressing this issue, but they suffer either from overdesign problem or late decap insertion during design stage. In this paper, we propose a methodology to insert decap in a more efficient and effective way during supply noise driven floorplanning in area-array designs. The experimental results are encouraging. Compared with other approaches in [13] and [10], we have inserted enough decap to meet supply noise constraint while others employ more area.
dc.description.sponsorship元智大學,中壢市
dc.format.extent6p.
dc.format.extent3820513 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries2006 ICS會議
dc.subject.otherVLSI Physical Design Automation
dc.titleOn Achieving Better Signal Integrity in Area-Array Floorplanning by Minimal Decap Insertion
分類:2006年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002006000010.pdf3.73 MBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。