完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Lung-Jen | |
dc.contributor.author | Lin, Rung-Bin | |
dc.date.accessioned | 2009-08-23T04:43:19Z | |
dc.date.accessioned | 2020-05-25T06:52:11Z | - |
dc.date.available | 2009-08-23T04:43:19Z | |
dc.date.available | 2020-05-25T06:52:11Z | - |
dc.date.issued | 2007-01-25T06:33:31Z | |
dc.date.submitted | 2006-12-04 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/3461 | - |
dc.description.abstract | With the fast advance of VLSI process technology, interconnect delay increasingly dominates the circuit performance. Buffer insertion plays a crucial role in dealing with this problem. However, excessive insertion might cause additional problems and counteract its advantages. In this paper, we propose a gate replacement method to extract essential inverters from positive unate gates. The basic idea is to use inverters originally embedded in a design rather than externally added buffers to drive long interconnects. Our experiments show on average up to 27 % reduction in buffer usage together with 4.6% reduction in clock period. The total slack of the first 100 longest paths is improved by 67.1%. The total negative slack is improved by 53.9%. All these are achieved at the expense of on average 3.1% increase in cell area for the large benchmark circuits. | |
dc.description.sponsorship | 元智大學,中壢市 | |
dc.format.extent | 4p. | |
dc.format.extent | 3743584 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 2006 ICS會議 | |
dc.subject.other | VLSI Physical Design Automation | |
dc.title | Using Essential Inverters for Interconnect Delay Reduction | |
分類: | 2006年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002006000011.pdf | 3.66 MB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。