題名: | Using Essential Inverters for Interconnect Delay Reduction |
作者: | Lee, Lung-Jen Lin, Rung-Bin |
期刊名/會議名稱: | 2006 ICS會議 |
摘要: | With the fast advance of VLSI process technology, interconnect delay increasingly dominates the circuit performance. Buffer insertion plays a crucial role in dealing with this problem. However, excessive insertion might cause additional problems and counteract its advantages. In this paper, we propose a gate replacement method to extract essential inverters from positive unate gates. The basic idea is to use inverters originally embedded in a design rather than externally added buffers to drive long interconnects. Our experiments show on average up to 27 % reduction in buffer usage together with 4.6% reduction in clock period. The total slack of the first 100 longest paths is improved by 67.1%. The total negative slack is improved by 53.9%. All these are achieved at the expense of on average 3.1% increase in cell area for the large benchmark circuits. |
日期: | 2007-01-25T06:33:31Z |
分類: | 2006年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002006000011.pdf | 3.66 MB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。