題名: | PIPD: Power Integrity Path Delay Analysis Tool |
作者: | Shen, Wei-Chih Jhou, Jyun-Sian Cheng, Ching-Hwa Chen, De-Sheng |
關鍵字: | peak current path delay voltage drop |
期刊名/會議名稱: | 2006 ICS會議 |
摘要: | IR-drop is a well-known signal integrity issue in very deep submicron technology. The voltage drop does not only induce circuit delay but also reduce the circuit noise margin from lower supply voltage and bring reliability issue from electromigration. PIPD is a gate level path delay analysis tool under insufficient current supplied condition. This tool could help designer fast compute/estimate the longest path delay when occurred voltage drop issues. In this paper, a maximum transition current computation tool is developed. Regard this research past works are pattern independent, which are worst-case predication. Due to the peak current overestimated from above researches, and the accurate peak current is dynamic behavior(pattern dependent), so we use real functional test bench to activate gate transitions peak current. Our pattern dependent method is more realistic, the measurement results might lower and accurate than past works. Using PIPD could help design reasonable power rail, simulation results prove that our gate-level computation results are very closed to transistor-level simulation results by using HSPICE, the average differ ratios are less than 8%. |
日期: | 2007-01-25T06:37:20Z |
分類: | 2006年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002006000012.pdf | 3.72 MB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。