題名: Pseudo-DCVSL Template for Power Awareness VLSI Circuit Design
作者: Yang, Jung-Lin
Huang, Chao-Wei
Deng, Wei-Peng
Lin, Sung-Min
期刊名/會議名稱: 2006 ICS會議
摘要: We design a pseudo-DCVSL dynamic logic by replacing the complemented network with a matched delay line rather than using the dual function of the target equation, whose low-power and small-in-area features are much better than the compared dual-rail DCVSL and dual-rail domino logics. Also, post-layout simulations are done to demonstrate all positive features and drawbacks of this circuit template; this template provides flexible techniques for low power design with stable performance. Besides, the layout area of the pseudo-DCVSL is always smaller than the compared logic families; for instance, the matched delay circuitry is much smaller than the complemented network in the dual-rail structure in general. 10 single-level logic equations from SIS library were selected and the test result shows more than 20% area reduction and 26% less power consumption in average. Furthermore, we simulate multi-level high fan-in AND gate and obtain remarkable result on both the area and power efficiency.
日期: 2007-01-26T01:21:09Z
分類:2006年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002006000028.pdf3.75 MBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。