完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Wen-Ta | |
dc.contributor.author | Kuo, Chou-Ming | |
dc.date.accessioned | 2009-08-23T04:43:24Z | |
dc.date.accessioned | 2020-05-25T06:52:29Z | - |
dc.date.available | 2009-08-23T04:43:24Z | |
dc.date.available | 2020-05-25T06:52:29Z | - |
dc.date.issued | 2007-01-26T01:31:34Z | |
dc.date.submitted | 2006-12-04 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/3482 | - |
dc.description.abstract | In this paper, a new low power design method for flash Analog to Digital Converters(ADCs) is presented. As an example of 6-bit flash ADC, all comparators are divided into 8 regions. We use level-detection method to let only one region is working in every clock cycle, and then achieves the aim of low power consumption. Simulation results show that this proposed 6-bit flash ADC consumes about 37.8mW at 400Msample/s with 3.3V supply voltage in TSMC 0.35μm 2P4M process. Compared with the traditional flash ADC, our level-detection method can reduce about 69.1% in power consumption. | |
dc.description.sponsorship | 元智大學,中壢市 | |
dc.format.extent | 4p. | |
dc.format.extent | 4040239 bytes | |
dc.format.mimetype | application/pdf | |
dc.language.iso | zh_TW | |
dc.relation.ispartofseries | 2006 ICS會議 | |
dc.subject.other | Circuit Design | |
dc.title | A Low Power Flash Analog-to-Digital Converter Using Level-Detection Method | |
分類: | 2006年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002006000032.pdf | 3.95 MB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。