瀏覽 的方式: 作者 Jou, Jer-Min
顯示 1 到 9 筆資料,總共 9 筆
題名 | 作者 | 日期 |
A New Approach to Synthesizing Pipelined Control Paths for Performance Optimization | Jou, Jer-Min; Kuang, Shainn-Rong | 2006-10-31T09:28:31Z |
A Tree-Block Scheduling Architecture for Separable 2-D Inverse Discrete Wavelet Transform | Shiau, Yeu-Horng; Jou, Jer-Min | 2006-11-16T03:31:41Z |
An Integrated MAC IP Design for IEEE 1394 and Ethernet | Chen, Yu-Chia; Shiau, Yeu-Horng; Kuang, Shiann-Rong; Jou, Jer-Min | 2006-10-16T01:38:56Z |
Bus Wrapper Design Methodology in SoC | Wu, Kuang-Li; Jou, Jer-Min; Shiau, Yeu-Horng | 2006-10-16T03:39:35Z |
Design of a Network Layer Protocol Transformer Between IP and ATM | Lin, Tzeng-Yi; Shiau, Yeu-Horng; Kuang, Shiann-Rong; Jou, Jer-Min | 2006-10-16T01:39:09Z |
Design of a New Pipelined Router for NoC | Hsu, Shih-Hsun; Jou, Jer-Min; Sun, Chien-Ming; Lee, Ming-Chao | 2006-10-12T02:23:16Z |
Design of Modular Scalable HMM-based Continuous Speech Recognition / Convolutional Decoder IP | Shiau, Yeu-Horng; Jou, Jer-Min; Wang, Tsung-Chih | 2006-10-23T15:33:40Z |
Hierarchical Interface Design Methodology: Using Real-Time MP3 codec as a case | Jun-Sheng Zheng; Shiau, Yeu-Horng; Jou, Jer-Min | 2006-10-23T15:34:03Z |
Reconfigurable Processor Core Design for Network-on-a-Chip | Chen, Shih-Lun; Jou, Jer-Min; Sun, Chien-Ming; Wu, Yuan-Chin; Yang, Haoi; Su, Hong-Yi | 2006-10-16T05:57:31Z |