完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Yun-Lung
dc.contributor.authorJou, Jer Min
dc.date.accessioned2009-06-02T07:06:30Z
dc.date.accessioned2020-05-25T06:47:25Z-
dc.date.available2009-06-02T07:06:30Z
dc.date.available2020-05-25T06:47:25Z-
dc.date.issued2009-02-10T07:16:08Z
dc.date.submitted2009-01-19
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/11154-
dc.description.abstractIn this paper, we propose a reconfigurable floating-point unit architecture that has higher performance and flexible than the traditional integer and floating-point arithmetic unit. It can perform 8-bit, 16-bit, 24-bit and 32-bit signed/unsigned integer multiplication, and perform 8-bit, 16-bit, 32-bit and 64-bit add/sub adder. For floating-point operations, it can perform IEEE standard single precision floating-point add/sub/mul operations. For integer operations, we use “single instruction multiple data” (SIMD) technology to perform a lot of lower bit width of operands at the same operation. The proposed reconfigurable arithmetic unit can be used as a co-processing unit or an arithmetic unit in general-propose processors. The experimental result indicated that the maximum operation frequency of proposed reconfigurable arithmetic unit is 309MHz.
dc.description.sponsorship淡江大學,台北縣
dc.format.extent5p.
dc.relation.ispartofseries2008 ICS會議
dc.subjectReconfigurable
dc.subjectFloating-point
dc.subjectSIMD
dc.subject.otherComputer Architecture
dc.titleDesign of A Reconfigurable Floating-Point Unit
分類:2008年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002008000052.pdf179.71 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。