完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Yun-Lung | |
dc.contributor.author | Jou, Jer Min | |
dc.date.accessioned | 2009-06-02T07:06:30Z | |
dc.date.accessioned | 2020-05-25T06:47:25Z | - |
dc.date.available | 2009-06-02T07:06:30Z | |
dc.date.available | 2020-05-25T06:47:25Z | - |
dc.date.issued | 2009-02-10T07:16:08Z | |
dc.date.submitted | 2009-01-19 | |
dc.identifier.uri | http://dspace.lib.fcu.edu.tw/handle/2377/11154 | - |
dc.description.abstract | In this paper, we propose a reconfigurable floating-point unit architecture that has higher performance and flexible than the traditional integer and floating-point arithmetic unit. It can perform 8-bit, 16-bit, 24-bit and 32-bit signed/unsigned integer multiplication, and perform 8-bit, 16-bit, 32-bit and 64-bit add/sub adder. For floating-point operations, it can perform IEEE standard single precision floating-point add/sub/mul operations. For integer operations, we use “single instruction multiple data” (SIMD) technology to perform a lot of lower bit width of operands at the same operation. The proposed reconfigurable arithmetic unit can be used as a co-processing unit or an arithmetic unit in general-propose processors. The experimental result indicated that the maximum operation frequency of proposed reconfigurable arithmetic unit is 309MHz. | |
dc.description.sponsorship | 淡江大學,台北縣 | |
dc.format.extent | 5p. | |
dc.relation.ispartofseries | 2008 ICS會議 | |
dc.subject | Reconfigurable | |
dc.subject | Floating-point | |
dc.subject | SIMD | |
dc.subject.other | Computer Architecture | |
dc.title | Design of A Reconfigurable Floating-Point Unit | |
分類: | 2008年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002008000052.pdf | 179.71 kB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。