題名: | A New Parallel Reconfigurable Computing Architecture and Hidden Markov Model Application |
作者: | Jiang, Yung-Chuan Jr Paul, Anand Jr Wang, Jhing-Fa Jr |
關鍵字: | FPGA parallel processors reconfigurable processing HMM partitioning algorithm |
期刊名/會議名稱: | NCS 2009 |
摘要: | Parallel processing techniques are increasingly found in reconfigurable computing, especially in digital signal processing (DSP) applications. In this paper, we design a parallel reconfigurable computing (PRC) architecture which consists of multiple dynamically reconfigurable computing (DRC) units. The hidden Markov model (HMM) algorithm is mapped onto the PRC architecture. First, we construct a directed acyclic graph (DAG) to represent the HMM algorithms. A novel parallel partition approach is then proposed to map the HMM DAG onto the multiple DRC units in a PRC system. This partitioning algorithm is capable of design optimization of parallel processing reconfigurable systems for a given number of processing elements in different HHM states. |
日期: | 2011-03-31T22:57:22Z |
分類: | 2009年 NCS 全國計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
03-419_ycjiang@mail.chna.edu.tw_thesis.pdf | 1.34 MB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。