題名: | A Low Power Flash Analog-to-Digital Converter Using Level-Detection Method |
作者: | Lee, Wen-Ta Kuo, Chou-Ming |
期刊名/會議名稱: | 2006 ICS會議 |
摘要: | In this paper, a new low power design method for flash Analog to Digital Converters(ADCs) is presented. As an example of 6-bit flash ADC, all comparators are divided into 8 regions. We use level-detection method to let only one region is working in every clock cycle, and then achieves the aim of low power consumption. Simulation results show that this proposed 6-bit flash ADC consumes about 37.8mW at 400Msample/s with 3.3V supply voltage in TSMC 0.35μm 2P4M process. Compared with the traditional flash ADC, our level-detection method can reduce about 69.1% in power consumption. |
日期: | 2007-01-26T01:31:34Z |
分類: | 2006年 ICS 國際計算機會議 |
文件中的檔案:
檔案 | 描述 | 大小 | 格式 | |
---|---|---|---|---|
ce07ics002006000032.pdf | 3.95 MB | Adobe PDF | 檢視/開啟 |
在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。